Vectron's VC-840 Crystal Oscillator (XO) is a quartz stabilized square wave generator with a CMOS output. The VC-840 is a fundamental oscillator resulting in very low jitter performance, and a monolithic IC which improves reliability and reduces cost. #### **Features** - CMOS output XO - 1-60.0000 MHz Output Frequency - 1.8, 2.5 or 3.3 V Operation - Fundamental Crystal Design with low Jitter Performance - Output Disable Feature - Small Industry Standard Package, 2.5x2.0x0.9mm - Product is compliant to RoHS directive and fully compatible with lead free assembly #### **Applications** - SONET/SDH/DWDM - Ethernet, GE, SynchE - Storage Area Networking - Fiber Channel - Digital Video - Broadband Access - Base Stations, Picocells ## **Block Diagram** # **Specifications** | Table 1. Electrical Performance | | | | | | |--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------|------------------|---------------------|--------------------| | Parameter | Symbol | Min | Typical | Maximum | Units | | | | Supply | | | | | Voltage <sup>1</sup> | $V_{_{DD}}$ | | 3.3 | | V | | Maximum Voltage | | -0.5 | | 7 | V | | Current <sup>2</sup> , <20.000MHz<br>20.000-40.000MHz<br>40.001-60.000MHz<br>60.001-75.000Mhz | I <sub>DD</sub> | | | 7<br>13<br>19<br>24 | mA | | Current, Output Disabled | | | | 10 | uA | | | | Frequency | | | | | Nominal Frequency | $f_N$ | 0.75 | | 60 | MHz | | Stability <sup>3</sup> , Ordering Information | | ± | £25, ±50 or ±10 | ppm | | | | | Outputs | | | | | Output Logic Levels <sup>2</sup> Output Logic High Output Logic Low Output Logic High Drive Output Logic Low Drive | V <sub>OH</sub><br>V <sub>OL</sub><br>I <sub>OH</sub><br>I <sub>OL</sub> | 0.9*V <sub>DD</sub> 4 4 | | 0.1*V <sub>DD</sub> | V<br>V<br>mA<br>mA | | Load | I <sub>OUT</sub> | | | 15 | pF | | Output Rise /Fall Time² | t <sub>R</sub> /t <sub>F</sub> | | 2.5 | 5 | ns | | Duty Cycle <sup>2</sup> , <sup>4</sup> | | 45 | | 55 | % | | Period Jitter <sup>s</sup><br>RMS<br>Peak-Peak | фЛ | | 1.5<br>12 | | ps | | | Ena | ble/Disable | | | | | Output Enable/Disable <sup>6</sup><br>Output Enable<br>Output Disable | V <sub>IH</sub><br>V <sub>IL</sub> | 0.7*VDD | | 0.3*VDD | V<br>V | | Disable Time | | | | 150 | ns | | Start-Up Time | t <sub>su</sub> | | | 10 | ms | | Operating Temp, Ordering Information | $T_{OP}$ | | -20/70 or -40/85 | 5 | °C | - 1] The power supply should have by-pass capacitors as close to the supply and to ground as possible, for example 0.1 and 0.01uF. - 2] Parameters are tested with production test circuit below , Figure 1. - 3] Includes initial accuracy, operating temperature, supply voltage, shock and vibration (not under operation) and aging - 4] Duty Cycle is measured as On Time/Period (Fig 2). - 5] Broadband Period Jitter measured using LeCroy Waverunner 610Zi, 200k minimum samples - 6] The Output is Enabled if the Enable/Disable is left open. Fig 1: Test Circuit Fig 2: Waveform V<sub>он</sub> 50% ## **Specifications** | Parameter | Symbol | Min | Typical | Maximum | Units | |--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------|------------------|---------------------|--------------------| | | <u> </u> | Supply | | | | | Voltage <sup>1</sup> | V <sub>DD</sub> | | 2.5 | | V | | Maximum Voltage | <i>55</i> | -0.5 | | 7 | V | | Current <sup>2</sup> , <20.000MHz<br>20.000-40.000MHz<br>40.001-60.000MHz<br>60.001-75.000Mhz | I <sub>DD</sub> | | | 5<br>9<br>11<br>14 | mA | | Current, Output Disabled | | | | 10 | uA | | | | Frequency | | | | | Nominal Frequency | $f_N$ | 0.75 | | 60 | MHz | | Stability <sup>3</sup> , Ordering Information | | = | ±25, ±50 or ±10 | 0 | ppm | | | | Outputs | | | | | Output Logic Levels <sup>2</sup> Output Logic High Output Logic Low Output Logic High Drive Output Logic Low Drive | V <sub>ОН</sub><br>V <sub>OL</sub><br>I <sub>ОН</sub><br>I <sub>OL</sub> | 0.9*V <sub>DD</sub> 4 4 | | 0.1*V <sub>DD</sub> | V<br>V<br>mA<br>mA | | Load | I <sub>OUT</sub> | | | 15 | pF | | Output Rise /Fall Time² | t <sub>R</sub> /t <sub>F</sub> | | 2.5 | 5 | ns | | Duty Cycle <sup>2</sup> , <sup>4</sup> | | 40 | | 60 | % | | Period Jitter <sup>5</sup><br>RMS<br>Peak-Peak | фЛ | | 1.5<br>12 | | ps | | | Ena | able/Disable | | | | | Output Enable/Disable <sup>6</sup><br>Output Enable<br>Output Disable | V <sub>IH</sub><br>V <sub>IL</sub> | 0.7*VDD | | 0.3*VDD | V<br>V | | Disable Time | | | | 150 | ns | | Start-Up Time | t <sub>su</sub> | | | 10 | ms | | Operating Temp, Ordering Information | $T_{OP}$ | | -20/70 or -40/85 | 5 | °C | - 1] The power supply should have by-pass capacitors as close to the supply and to ground as possible, for example 0.1 and 0.01uF. - 2] Parameters are tested with production test circuit below , Figure 1. - 3] Includes initial accuracy, operating temperature, supply voltage, shock and vibration (not under operation) and aging - 4] Duty Cycle is measured as On Time/Period (Fig 2). - 5] Broadband Period Jitter measured using LeCroy Waverunner 610Zi, 200k minimum samples - 6] The Output is Enabled if the Enable/Disable is left open. Fig 3: Test Circuit Fig 4: Waveform ## **Specifications** | Parameter | Symbol | Min | Typical | Maximum | Units | |--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------|-----------------|---------------------|--------------------| | | -, | Supply | 7) 1 | | | | Voltage <sup>1</sup> | V <sub>DD</sub> | | 1.8 | | V | | Maximum Voltage | <u>UU</u> | -0.5 | | 7 | V | | Current <sup>2</sup> ,<br><20.000MHz<br>20.000-40.000MHz<br>40.001-50.000MHz | l <sub>DD</sub> | | | 2.5<br>3.0<br>3.5 | mA | | Current, Output Disabled | | | | 10 | uA | | | | Frequency | | | | | Nominal Frequency | $f_N$ | 0.75 | | 60 | MHz | | Stability <sup>3</sup> , Ordering Information | | ± | ±25, ±50 or ±10 | 0 | ppm | | | | Outputs | | | | | Output Logic Levels <sup>2</sup> Output Logic High Output Logic Low Output Logic High Drive Output Logic Low Drive | V <sub>OH</sub><br>V <sub>OL</sub><br>I <sub>OH</sub><br>I <sub>OL</sub> | 0.9*V <sub>DD</sub> 4 4 | | 0.1*V <sub>DD</sub> | V<br>V<br>mA<br>mA | | Load | I <sub>OUT</sub> | | | 15 | pF | | Output Rise /Fall Time <sup>2</sup> | t <sub>R</sub> /t <sub>F</sub> | | 2.5 | 5 | ns | | Duty Cycle <sup>2</sup> , <sup>4</sup> | | 45 | | 55 | % | | Period Jitter <sup>5</sup><br>RMS<br>Peak-Peak | фЈ | | 1.5<br>12 | | ps | | | Ena | able/Disable | | | | | Output Enable/Disable <sup>6</sup><br>Output Enable<br>Output Disable | V <sub>IH</sub><br>V <sub>IL</sub> | 0.7*VDD | | 0.3*VDD | V<br>V | | Disable Time | | | | 150 | ns | | Start-Up Time | t <sub>su</sub> | | | 10 | ms | | Operating Temp, Ordering Information | T <sub>OP</sub> | | -20/70 or -40/8 | 5 | °C | - 1] The power supply should have by-pass capacitors as close to the supply and to ground as possible, for example 0.1 and 0.01uF. - 2] Parameters are tested with production test circuit below, Figure 1. - 3] Includes initial accuracy, operating temperature, supply voltage, shock and vibration (not under operation) and aging - 4] Duty Cycle is measured as On Time/Period (Fig 2). - 5] Broadband Period Jitter measured using LeCroy Waverunner 610Zi, 200k minimum samples - 6] The Output is Enabled if the Enable/Disable is left open. Fig 5: Test Circuit Fig 6: Waveform #### **Outline Drawing & Pad Layout** PRIMARY PACKAGE Dimensions in mm | Table 4 | Table 4. Pin Out | | | | | | | | | | |---------|-------------------|----------------------------|--|--|--|--|--|--|--|--| | Pin | n Symbol Function | | | | | | | | | | | 1 | E/D | Enable Disable | | | | | | | | | | 2 | GND | Case and Electrical Ground | | | | | | | | | | 3 | Output | Output | | | | | | | | | | 4 | $V_{_{ m DD}}$ | Power Supply Voltage | | | | | | | | | VI qualification includes aging at various extreme temperatures, shock and vibration, temperature cycling, and IR reflow simulation. The VC-840 family is capable of meeting the following qualification tests: | Table 5. Environmental Compliance | | | | | | | | | | | |-----------------------------------|--------------------------|--|--|--|--|--|--|--|--|--| | Parameter | Conditions | | | | | | | | | | | Mechanical Shock | MIL-STD-883, Method 2002 | | | | | | | | | | | Mechanical Vibration | MIL-STD-883, Method 2007 | | | | | | | | | | | Solderability | MIL-STD-883, Method 2003 | | | | | | | | | | | Gross and Fine Leak | MIL-STD-883, Method 1014 | | | | | | | | | | | Resistance to Solvents | MIL-STD-883, Method 2015 | | | | | | | | | | | Moisture Sensitivity Level | MSL 1 | | | | | | | | | | | Contact Pads | Gold over Nickel | | | | | | | | | | Although ESD protection circuitry has been designed into the VC-840 proper precautions should be taken when handling and mounting. VI employs a human body model (HBM) and a charged device model (CDM) for ESD susceptibility testing and design protection evaluation. | Table 6. ESD Ratings | | | | | | | | | | | |----------------------|--------------------|--------------------------|--|--|--|--|--|--|--|--| | Model | Model Minimum Cond | | | | | | | | | | | Human Body Model | 1500V | MIL-STD-883, Method 3015 | | | | | | | | | | Charged Device Model | 1000V | JESD22-C101 | | | | | | | | | Stresses in excess of the absolute maximum ratings can permanently damage the device. Functional operation is not implied at these or any other conditions in excess of conditions represented in the operational sections of this datasheet. Exposure to absolute maximum ratings for extended periods may adversely affect device reliability. Permanent damage is also possible if E/D is applied before $V_{DD}$ . | Table 7. Absolute Maximum Ratings | | | | | | | | | | | |-----------------------------------|-----------------|------------|----------|--|--|--|--|--|--|--| | Parameter | Symbol | Ratings | Unit | | | | | | | | | Storage Temperature | T <sub>s</sub> | -55 to 100 | °C | | | | | | | | | Soldering Temp/Time | T <sub>LS</sub> | 260 / 10 | °C / sec | | | | | | | | ## **IR Reflow** #### Solderprofile: The VC-840 is qualified to meet the JEDEC standard for Pb-Free assembly. The temperatures and time intervals listed are based on the Pb-Free small body requirements. The VC-840 device is hermetically sealed so an aqueous wash is not an issue. | Table 8. Reflow Profile | | | | | | | | | | | |----------------------------------|--------------------|-------------------------------------------|--|--|--|--|--|--|--|--| | Parameter | Symbol | Value | | | | | | | | | | PreHeat Time<br>Ts-min<br>Ts-max | t <sub>s</sub> | 60 sec Min, 260 sec Max<br>150°C<br>200°C | | | | | | | | | | Ramp Up | R <sub>UP</sub> | 3 °C/sec Max | | | | | | | | | | Time Above 217 °C | t <sub>L</sub> | 60 sec Min, 150 sec Max | | | | | | | | | | Time To Peak Temperature | T <sub>AMB-P</sub> | 480 sec Max | | | | | | | | | | Time at 260 °C | t <sub>p</sub> | 30 sec Max | | | | | | | | | | Ramp Down | R <sub>DN</sub> | 6 °C/sec Max | | | | | | | | | ## **Tape and Reel** | Table 9 . Tape | and Re | el Dimer | sions | | | | | | | | | | | |----------------------|--------|----------|-------|-----|----------------------|-----|-----|-----|-----|-----|-----|-----|-------| | Tape Dimensions (mm) | | | | | Reel Dimensions (mm) | | | | | | | | | | Dimension | W | F | Do | Po | P1 | Α | В | С | D | N | W1 | W2 | # Per | | Tolerance | Тур | Тур | Тур | Тур | Тур | Тур | Min | Тур | Min | Min | Тур | Max | Reel | | VC-840 | 8.0 | 3.5 | 1.5 | 4.0 | 4.0 | 180 | | | | | | | 1000 | | | | | | | | | | | | | | | 2000 | ## **Ordering Information** Example: VC-840-EAE-KANN-25M0000000 = 2.5x2.0, +3.3V, LVCMOS output, $\pm 50$ ppm over -40/85°C with a 25.000MHz output $Note: Not all \ combinations \ of \ options \ are \ available. \ Other \ specifications \ may \ be \ available \ upon \ request. \ Consult \ with \ factory.$ \* Add **\_SNPBDIP** for tin lead solder dip Example: VC-840-EAE-KANN-25M0000000 SNPBDIP #### **Revision History Approved Revision Date Edited** Description May 14, 2014 VN TG Corrected Operating Temperature in Specification Tables 1, 2 and 3 to show -20/70C. Removed Standard Output Frequencies Table 10 (Empty) Added temp range -40/105°C and note in RED on page 7 Aug 4, 2015 ΕM DL Aug 16, 2015 DL Updated Rise/Fall time. ΕM Jan 17, 2017 RC RC Update IR Reflow Table FΒ FΒ Update logo and contact information, added SNPBDIP ordering option Aug 10, 2018 Microsemi Headquarters One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 email: sales.support@microsemi.com www.microsemi.com Microsemi, a wholly owned subsidiary of Microchip Technology Inc. (Nasdaq: MCHP), offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; RF solutions; accrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Learn more at www.microsemi.com. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifies nave believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemii, it is the Buyer's responsibility to determine suitability of any products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemii, it is the Buyer's responsibility to determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided in any other life injust, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP injust, whether with regard to such information is push information. Information provided in Information provided in Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice. ©2018 Microsemi, a wholly owned subsidiary of Microsemi Technology Inc. All rights reserved. Microsemi and the Microsemi logo are registered trademarks of Microsemi Corporation. All other trademarks and senice marks are the property of their respective owners.