# Application Note MSAN-126 ST-BUS Generic Device Specification (Rev. B) ISSUE 4 June 1995 #### **Contents** - ï 1.0 Introduction - i 2.0 ST-BUS Form and Signals - ï 3.0 Clocking Signals - ï 4.0 Alignment Signals - ï 5.0 Information Streams - ï 6.0 Worst Case Timing Parameters - ï 7.0 Nomenclature - 7.1 Clock Signals - 7.2 Framing Signals - 7.3 ST-BUS streams #### 1.0 Introduction As systems become more complex, the trend in system design has been to partition circuitry into well defined functional blocks. Such partitioning localizes circuitry performing a particular function to a specific location in a system, thus promoting modularity. Modularity is an important consideration, particularly for flexibility in system configuration. Modularity is also a good defence against obsolescence. The amount of investment in a system design makes it expensive to throw away, especially when only portions may be outdated. This is avoided by improving the outdated portions and keeping the rest of the system. These design philosophies can only be implemented if the system is designed modularly from the beginning. It is necessary to have a well defined, effective means of communication and information transfer between modules (the term information is used here because it can apply equally to audio, video, control information or data). The definition of a common interface between functional blocks eases the addition of new circuitry to a design. Such an interface should be simple, to allow modules to have a wide range of complexity. The interface should be capable of being overlayed by higher levels of communication protocol such as High Level Data Link Control (HDLC), for instances where communication needs are more demanding. There is no need to constrain module design where such a protocol is not needed. Zarlink Semiconductor has defined the ST-BUS (Serial Telecom Bus) with the above requirements in mind. It is simple to interface to, and can handle all four types of information mentioned, when the information is digitized. The ST-BUS Generic Device Specification presented in Tables 1 and 2 of this document encompasses the iworst caseî timing parameters of the ST-BUS interface for different data rates. New ST-BUS compatible components or circuits must conform to these minimum and maximum timing specifications, or be better, to ensure compatibility with all components and systems that already exist. A system designer may use these overall component timing specifications to aid in the interconnection of ST-BUS devices. # 2.0 ST-BUS Form and Signals The ST-BUS is a high speed, synchronous serial bus for transporting information in a digital format. The use of serial streams minimizes the printed circuit board area needed for information transfer between functional modules. Fewer tracks, backplane connections, and intra-shelf cables are needed compared to systems that use parallel paths. These considerations become critical in systems that have a high information flow density, with many simultaneous communications occurring between functional modules. At the integrated circuit level, the benefits of using a serial interface on an IC are reduced pin count, improved reliability and decreased power dissipation. The signals required to interface to the ST-BUS are: - i) A framing signal for frame alignment - ii) A clock signal for bit timing - iii) Serial information streams Depending on the application, the aggregate rate of the ST-BUS information stream can be 2.048, 4.096 or 8.192 Mbit/s. This stream is divided into frames, each frame having a period of 125 us, for a frame rate of 8000 frames/s. The start of each ST-BUS frame is indicated by the framing signal (frame pulse). Each frame is divided into an integer number of bit periods, with bit timing provided by the clock signal (see Figure 1). This information stream could be considered a single high speed communication channel between two points, however, the full digital bandwidth is not needed for many applications. It is therefore useful to divide this high speed channel into multiple. lower bandwidth channels. This makes it possible to share the capacity of one serial ST-BUS stream among several channels, referenced MSAN-126 Application Note to the frame pulse, to improve system efficiency and economy. This technique is called Time Division Multiplexing (TDM). As an example of a lower bandwidth requirement, transferring voice down a digital channel in a telecommunications application requires a digital bandwidth of 64 kbit/s. This value is obtained from the following facts about digitizing voice: - a/ The normal voice band has an upper frequency bound of 3.5 kHz to 4 kHz, through the telephone network. - b/ Voice may be translated to digital format by taking a sample of the analog voice signal and producing an eight bit code from the sample. One type of encoding is called Pulse Code Modulation (PCM). An eight bit PCM sample contains polarity and amplitude information. - c/ All the information in the original analog signal can be replicated from the digital information if enough samples are taken. To retain all of the information, sampling must be performed at twice the highest frequency contained in the signal being digitized. In this case sampling must be performed at 8 kHz. 8000 samples of eight bits each, per second, is 64 kbit/s; the digital bandwidth of normal voice transmitted through the public telephone network. Note that the sampling rate for voice is equivalent to the frame rate of the ST-BUS. For example, if an ST-BUS frame at 2.048 Mb/s was divided into eight bit bytes, one ST-BUS frame could contain 32 of these portions, equivalent to 32 PCM encoded voice samples. This translates into 32 channels with a 64 kbit/s digital bandwidth, enough for 32 simultaneous digitized voice channels. See Figure 1 for a typical representation of an ST-BUS frame at 2.048, 4.096 and 8.192 Mbit/s, respectively, and how it may be divided into sub-channels (in this instance 64 kbit/s channels). For a number of different nodes to source information onto a single ST-BUS stream, three-state buffers must be used. All outputs but one must be in the high impedance state, so that no more than one device drives the bus at a time. The upper bound on the number of sources is determined by definition of the number of channels, the output drive of the source node with the least current driving capability, and the capacitance of the track and/or wire on which the stream is carried. Figure 1 - F0 and Clock Alignment for ST-BUS at 2.048 Mb/s, 4.096 and 8.192 Mb/s Figure 2 - Example of F1 Alignment for ST-BUS at 2.048 Mb/s Application Note MSAN-126 The number of receivers on one ST-BUS stream is also limited by the source node with the least output drive capability, and by the capacitance of the wire and/or track carrying the stream. Access to a particular channel or channels is achieved by referencing the frame pulse and using the clock signal to position the access. # 3.0 Clocking Signals The ST-BUS defines four standard clock frequencies. Each one can be used for supplying ST-BUS components internal timing needs, but only one is required at any one time by a particular component (some components can be designed to automatically select the clock speed). The currently defined clock frequencies are 16.384, 8.192, 4.096 and 2.048 MHz. Clock frequencies are always twice the data rate except for 2.048 MHz. For devices operating at 2.048 Mbit/s data rates, either 2.048 or 4.096 MHz clocks can be used as depicted in Figures 1 and 3. # 4.0 Alignment Signals #### Alignment Signals for ST-BUS at 2.048 Mbit/s There are two main types of alignment signals (also called Frame Pulses). One type is a pulse that always occurs at the start of a frame (Type 0) as per Figure 1. ST-BUS components that use this signal use it as a reference and then use the clock input to determine when to receive or transmit information on the serial stream. The other type of Frame Pulse (Type 1) is similar to a chip enable (Figures 2 and 4). This pulse must span the entire ST-BUS channel time in which an ST-BUS component is to receive or transmit serial information. F1 type frame pulse is not recommended for new designs. For higher rate ST-BUS frames, Type 0 frame alignment signals are only applicable. #### 5.0 Information Streams The information stream is the serial stream on which information is carried between ST-BUS components. An information stream can be output entirely from one device, or built up from the individual channel outputs of multiple devices (for example: a number of MT8960 Voice Codecs, or multiple MT8985 Digital Switches). Most ST-BUS components transmit status information and receive control information, as well as information for processing, on ST-BUS information streams. In certain applications, the ST-BUS streams are required to have bidirectional operation on a per time-slot basis. This function is a device specific feature and the overall AC Electrical Characteristics have to comply with the limits given in Tables 1 and 2. # 6.0 Worst Case Timing Parameters Tables 1 and 2 contain the worst case timing parameters for 2.048, 4.096 and 8.192 Mbit/s, respectively. Devices may be better than this specification, but they should be no worse. The definition of what is better or worse is dependent on the perspective taken, so several typical examples shall be described to clarify this. For applications at 2.048 Mbit/s where 4.096 MHz clock is employed the typical C4 clock period is 244.1 ns. The smallest range about this typical value that can be tolerated by any of the existing ST-BUS devices is from a minimum of 243.9 ns to a maximum of 244.4 ns. No ST-BUS device can have a narrower range than this, however, a wider range is acceptable (eg., minimum 240 ns to maximum 250 ns). A system designer can be sure that if a clock is provided with a tolerance that is within the worst case tolerances in Table 1 for C4, it will be good enough for all ST-BUS devices operating at 2.048 Mbit/s. The perspective is similar for other parameters with both a minimum and a maximum specified, except for the STo Delay. For STo Delay, there is an acceptable window that no device may be outside of. There are three values of STo Delay, distinguished by load capacitance for each ST-BUS data rate employed. This reflects the varying drive requirements of ST-BUS devices. Almost all ST-BUS devices available from Zarlink Semiconductor at present have Level 2 STo outputs (see Tables 1 and 2). Figure 3 - ST-BUS Component Timing at 2.048 Mbit/s | | Characteristic | Sym | Min | Тур | Max | Units | Test Conditions | |----|--------------------------|-------------------|-------|-------|-------|-------|-------------------------| | 1 | Clock C4 Period* | t <sub>C4P</sub> | 243.9 | 244.1 | 244.4 | ns | | | 2 | Clock C4 High Width | t <sub>C4H</sub> | 110 | 122 | 134 | ns | | | 3 | Clock C4 Low Width | t <sub>C4L</sub> | 110 | 122 | 134 | ns | | | 4 | Clock C2 Period* | t <sub>C2P</sub> | 487.8 | 488.3 | 488.8 | ns | | | 5 | Clock C2 High Width | t <sub>C2H</sub> | 220 | 244 | 268 | ns | | | 6 | Clock C2 Low Width | t <sub>C2L</sub> | 220 | 244 | 268 | ns | | | 7 | F0i Setup Time | t <sub>F0iS</sub> | 50 À | | 150 | ns | | | 8 | F0i Hold Time | t <sub>F0iH</sub> | 50 À | | 150 | ns | | | 9 | F1i Setup Time | t <sub>F1iS</sub> | 50 À | | 150 | ns | | | 10 | F1i Hold Time | t <sub>F1iH</sub> | 50 À | | 150 | ns | | | 11 | F0i Width | t <sub>F0iW</sub> | 200 | | 300 | ns | | | 12 | F1i Width | t <sub>F1iW</sub> | 3.903 | | 3.910 | μs | | | 13 | STo Delay Level 1 Output | t <sub>SToD</sub> | 20 | 90 | 125 | ns | C <sub>L</sub> = 50 pF | | 14 | STo Delay Level 2 Output | t <sub>SToD</sub> | 20 | 90 | 125 | ns | C <sub>L</sub> = 150 pF | | 15 | STo Delay Level 3 Output | tstoD | 20 | 90 | 125 | ns | C <sub>L</sub> = 200 pF | | 16 | STi Set Up Time | t <sub>STiS</sub> | 30 | | | ns | | | 17 | STi Hold Time | t <sub>STiH</sub> | 224 | | | ns | | Table 1. Worst Case Component Timing† Specification for 2.048 Mb/s Streams - † Timing is over recommended temperature range (-40 °C to 85 °C) and recommended voltage range (5 V±5%) \* These tolerances are required by voice codecs to meet CCITT G.712 Method 2. Other devices have less stringent requirements. A Recommended values for new designs is set to 20ns minimum. Application Note MSAN-126 Figure 4 - F1 Type Frame Pulse For the next two parameters in the table (STi Setup Time and STi Hold Time), it is acceptable for a device to have smaller minimums, but not to have larger minimums. In applications at 2.048 Mb/s, the ST-BUS device inputs can be either sampled at the halfway point in a bit cell or at the three quarter point in a bit cell. For applications at 4.096 and 8.192 Mb/s the ST-BUS inputs are sampled at three quarters of the bits cell. The STi Setup and Hold times for 2.048 Mb/s shown in Table 1 are with respect to the halfway point in the bit cell, and are defined to accommodate both sampling points. Devices that are sampled at the half way point will generally have better STi Hold Times (smaller than 224 ns) and devices sampled at the three quarter point will have better STi Setup Times (less than 30 ns; usually negative). #### 7.0 Nomenclature A nomenclature has been created to quickly identify ST-BUS signals #### 7.1 Clock Signals A bar above a clock name means that the clock has a falling edge at the frame boundary. Examples of clock signals are C4i, C2i, E8Ko etc. The meaning of each letter or digit in the clock name is as follows: ### 1) Clock Type C - ST-BUS system clock. E - extracted or derived clock associated in some way with a received digital trunk or line. ### 2) Frequency Approximate frequency in megahertz (kilohertz if K added). #### 3) I/O Type i - Input. o - Output. b - Bidirectional. #### 7.2 Framing Signals A bar above a signal name means that the signal is active low. Some examples of Framing Pulse names are F0i, F1o. The meaning of each letter or digit in the name is as follows: #### 1) First Letter F - denotes a framing signal. #### 2) Framing Type Number 0,1,2,... - There is a variety of these signals, each with distinctive properties, conforming to no simple pattern. # 3) I/O Type i - Input. o - Output. b - Bidirectional. #### 4) Optional Suffix d - Delayed Figure 5 - ST-BUS Component Timing for Serial Streams at 4.096 Mb/s and 8.192 Mb/s | | Characteristic | Sym | Min | Тур | Max | Units | Test Conditions | |----|--------------------------------------------------------------|-------------------|-----------|-------------|-----------|-------|----------------------------------| | 1 | Clock Period** | tc8p<br>tc16p | 110<br>54 | 122.1<br>60 | 134<br>66 | ns | for 4.096 Mb/s<br>for 8.192 Mb/s | | 2 | Clock High Width | tc8h<br>tc16h | 55<br>27 | 61<br>30 | 67<br>33 | ns | for 4.096 Mb/s<br>for 8.192 Mb/s | | 3 | Clock Low Width | tc8l<br>tc16l | 55<br>27 | 61<br>30 | 67<br>33 | ns | for 4.096 Mb/s<br>for 8.192 Mb/s | | 4 | F0i Setup Time | t <sub>F0iS</sub> | 20 | | | ns | | | 5 | F0i Hold Time | t <sub>F0iH</sub> | 20 | | | ns | | | 6 | F0i Width | t <sub>F0iW</sub> | 50 | | | ns | | | 7 | STo Delay Level 1 Output<br>for 4.096 Mb/s<br>for 8.192 Mb/s | t <sub>SToD</sub> | | | 80<br>45 | ns | C <sub>L</sub> = 50 pF | | 8 | STo Delay Level 2 Output<br>for 4.096 Mb/s<br>for 8.192 Mb/s | t <sub>SToD</sub> | | | 80<br>45 | ns | C <sub>L</sub> = 150 pF | | 9 | STo Delay Level 3 Output<br>for 4.096 Mb/s<br>for 8.192 Mb/s | tstod | | | 80<br>45 | | C <sub>L</sub> = 200 pF | | 10 | STi Set Up Time<br>for 4.096 Mb/s<br>for 8.192 Mb/s | t <sub>STiS</sub> | 20<br>5 | | | ns | | | 11 | STi Hold Time<br>for 4.096 Mb/s<br>for 8.192 Mb/s | t <sub>STiH</sub> | 30<br>20 | | 180<br>90 | ns | | Table 2. Worst Case Component Timing<sup>†</sup> Specification for 4.096 Mb/s and 8.192 Mb/s Streams <sup>†</sup> Timing is over recommended temperature range (-40 °C to 85 °C) and recommended voltage range (5 V±5%) \*\* For systems using Voice Codecs meeting CCITT G.712 Method 2, t<sub>C4P</sub> should comply with the values described in Table 1. Application Note MSAN-126 #### 5) Pin Number 0,1,2,... - distinguishes between different device ports for similar signals. #### 7.3 ST-BUS Streams Some examples of ST-BUS stream names are STi0, STo1, CSTo, etc. The meaning of each letter or digit in the name is as follows: #### 1) Optional Prefix C - control. D - data or PCM encoded voice. **NB**: No prefix if stream function not pre-assigned. # 2) Type Letters ST - denotes ST-BUS information stream. # 3) I/O Type i - Input. o - Output. b - Bidirectional. # 4) Pin Number 0,1,2 - distinguishes between different logical ports for similar signals. MSAN-126 Application Note Notes: # For more information about all Zarlink products visit our Web Site at www.zarlink.com Information relating to products and services furnished herein by Zarlink Semiconductor Inc. trading as Zarlink Semiconductor or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink. This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request. Purchase of Zarlink s $I^2C$ components conveys a licence under the Philips $I^2C$ Patent rights to use these components in and $I^2C$ System, provided that the system conforms to the $I^2C$ Standard Specification as defined by Philips. Zarlink and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc. Copyright 2001, Zarlink Semiconductor Inc. All Rights Reserved. TECHNICAL DOCUMENTATION - NOT FOR RESALE # For more information about all Zarlink products visit our Web Site at www.zarlink.com Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink. This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request. Purchase of Zarlink's I<sup>2</sup>C components conveys a licence under the Philips I<sup>2</sup>C Patent rights to use these components in and I<sup>2</sup>C System, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc. Copyright Zarlink Semiconductor Inc. All Rights Reserved. TECHNICAL DOCUMENTATION - NOT FOR RESALE