

### GPS Synchronized, PCI Express Time and Frequency Processor

#### **Features**

- GPS synchronized with 170 ns RMS accuracy to UTC
- IRIG A, B, G, E, IEEE 1344, NASA 36, XR3, and 2137 time code inputs and outputs
- Simultaneous AM and DCLS time code inputs and outputs
- 100 ns clock resolution for time requests
- Programmable <<1PPS to 100MPPS DDS rate synthesizer output/interrupt
- 1, 5, or 10MPPS rate generator output
- 1PPS and 10 MHz inputs
- Three external event time capture/ interrupts
- Programmable time compare output/ interrupt
- Zero latency time reads
- Battery backed real-time clock (RTC)
- Low-profile PCIe form factor
- Linux, Solaris, and Windows software drivers/SDKs included
- Superior user interface and documentation
- Optional OCXO upgrade

#### **Benefits**

- Precise sub-microsecond time available to host computer applications
- Easy integration facilitated by included Windows, Linux, and Solaris SDKs and drivers
- Extremely fast time reads
- Programmable time and frequency functions to quickly customize for specific applications
- Wide variety of time codes facilitate easy integration with existing systems
- Dedicated and responsive technical support to assist in PCle card integration
- Well-documented for easy and fast system integration



The Microsemi GPS-referenced bc637PCle timing module provides unparalleled precise time and frequency functions to the host computer and peripheral systems. Precise time is acquired from the GPS satellite system or from time code signals. GPS synchronization provides 170 ns RMS accurate time to UTC (USNO) enabling the bc637PCIe to precisely synchronize multiple computers to UTC. Integration into a custom application is easy and very efficient through the use of the fullfeatured Windows, Linux, and Solaris SDKs/drivers included standard with the module.

Extensive time code generation and translation are both supported. The translator reads and disciplines the internal oscillator to either the amplitude modulated (AM) and DC level shift (DCLS) formats of IRIG A, B, G, E, IEEE 1344, NASA 36, XR3, or 2137 time codes. The generator outputs either IRIG A, B, G, E, IEEE 1344, NASA 36, XR3 or 2137 in both AM and/or DCLS formats.

Central to the operation of the module is a disciplined 10 MHz oscillator that is either a TCXO or optional OCXO that provides the timing module's 100 ns clock. Current time (days to 100 ns) can be accessed across the PCle bus with no PCle bus wait states, which allows for very high-speed, low-latency time requests. The 10 MHz oscillator drives the module's frequency and time code generator circuitry. If the input reference is lost, the module will maintain time

(flywheel) based on the 10 MHz oscillator's drift rate. The optional OCXO oscillator improves flywheel drift performance over the standard TCXO. If power is lost, a battery backed real-time clock (RTC) maintains the time.

The module has a state of the art direct digital synthesizer (DDS) rate synthesizer with a range from 0.0000001PPS to 100MPPS. The module may also be programmed to generate an interrupt at a precise predetermined time based on a time compare (strobe). Three Event Time Capture inputs provide a means of latching time of different external events.

A key feature of the bc637PCle is the ability to generate interrupts on the PCle bus at programmable rates. These interrupts can be used to synchronize applications on the host computer as well as signal specific timing events over the bus.

The unique external frequency input allows the time and frequency of the bc637PCle to be derived from an external oscillator that may also be disciplined (DAC voltage controlled) based on the selected input reference. The module may be operated in generator (undisciplined) mode where an external 10 MHz from a Cesium or Rubidium standard is used as the frequency reference. This creates an extremely stable PCle-based clock for all bc637PCle timing functions.

Integration of the module is easily facilitated with the included SDKs/drivers for 32/64-bit Windows and Linux, and 64-bit Solaris.



#### GPS Synchronized, PCI Express Time and Frequency Processor

#### Precision Time and Frequency in the PCIe Form Factor (100-Nanosecond Precision, TCXO or OCXO Oscillators)



- (strobe/time compare)
   <<1PPS to 100MPPS rates</pre>
- 1PPS
- 1, 5, or 10MPPS
- Oscillator control voltage

- Precise time
- Event interrupts
- Alarm interrupts (time compare/strobe)
- Programmable interrupt rates
- Configuration and control

#### **Reading the Precise Time**

The bc637PCle provides precise time on request and extremely fast response to host applications. This request for time is made using the included SDK software functions. Time can be provided in binary or decimal form.

#### **A Multitude of Time Codes**

The bc637PCle has the widest time code input and output support available in any bus level timing card. Support is available for 30 different time codes, including IRIG A, B, G, E, IEEE 1344, NASA 36, XR3, and 2137 in AM and DCLS formats.

#### **Measure External or Internal Events**

Measure the exact time up to the occurence of three independent external events. Bus interrupts instantly notify the CPU that the measurements are made and waiting. Similarly, host application-generated interrupts to the bc637PCle card over the bus can be precisely time stamped for precise host application-based processes.

#### **Flexible Rate Generation**

The DDS on the bc637PCle can be programmed to generate rates up to 100MPPS or as little as once every 115 days. These rates are available as timing signal outputs or as interrupts on the bus. The rate adjustment resolution is as small as 1/32 Hz.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereinder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information is entirely by the information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.



### GPS Synchronized, PCI Express Time and Frequency Processor

#### **Frequency Outputs**

Precise clocks are excellent sources of frequency outputs. The bc637PCle offers 1, 5, or 10MPPS outputs directly from the steered internal oscillator of the clock.

#### **External Frequency Inputs and DAC Control**

The external frequency input is an unique feature that allows the time and frequency of the bc637PCle to be derived from an external oscillator such as a 10 MHz Cesium or Rubidium standard. This creates an extremely stable PCle-based clock for all bc637PCle timing functions. For closed loop control, an external oscillator may be disciplined using DAC voltage control output from the bc637PCle.

#### **Time Compare/Strobe/Alarm**

A useful feature of any precise clock is the ability to notify when a particular time is reached (like an alarm clock). When the preset time precisely matches the actual time, an external signal and an interrupt to the bus are instantly generated, signaling an application that point in time has just occurred.

#### **Over-the-Bus Features**

Beside from precise time stamps, the bc637PCle can provide very precisely timed interrupts on the bus at fixed rates, predetermined times, or to signal an event has occurred on the card. These interrupts can be integrated into user applications requiring more deterministic behavior or application synchronization with other computers. Similarly, user applications can use interrupts as markers in time and later retrieve exactly when the interrupt occurred.

#### **Configuration and Control**

The bc637PCle includes easy-to-use programs to easily configure the card and validate operations. This software is also included with the SDKs and driver software.

## PCIe Card Integration Made Easy with Included SDKs and Drivers

## Windows, Linux, and Solaris SDKs Speed PCle Integration

The PCIe card includes standard full-featured software development kits, speeding the integration of Microsemi PCIe cards into any application.

Using an SDK is an easy-to-integrate and highly reliable alternative to writing lower-level code to address a card's memory registers directly with just a driver. The function calls, and device drivers in the SDKs make inter-facing to a Microsemi PCle card straight forward and help keep the software development focused on the end application.

#### **SDKs Save Time and Money**

Programmers find the SDK an invaluable resource in accelerating the integration of Microsemi PCle cards into applications, saving both time and money. The SDK functions address each Microsemi PCle timing card feature, and the function names and parameters provide insight into the capability of each function. By using the SDK, one can leverage Microsemi's timing expertise and confidently integrate a Microsemi PCle card into your application.

#### License-Free

Distribution of embedded Microsemi software in customer applications is royalty free.





#### GPS Synchronized, PCI Express Time and Frequency Processor

### **Driver Comparison**

#### **Windows SDK and Driver**

- Windows XP/Vista/7/10
- Windows Server 2003/2008
- 32- and 64-bit support
- Kernel mode driver
- Code examples
- Test application program
- Complete documentation
- Timekeeping utility program

The Windows SDK for bc637PCle cards include a Windows XP/Vista/Server/7/10 kernel mode device driver for the 32- and 64-bit PCle interface. The SDK includes .h, .lib, and DLL files to support both 32- and 64-bit application development.

The target programming environment is Microsoft Visual Studio (Microsoft Visual C++ V6.0 or higher). Both Visual C++ 6.0 and Visual Studio 2008 project files are supplied with the source code.

Also included is Microsemi's bc637PClcfg application program that can be used to ensure proper operation of the PCle card, and the TrayTime application that allows the user to update the system clock in which the card is installed. Source code for these programs and smaller example programs are included.

#### **Minimum System Requirements**

#### **Operating System**

- Windows XP/Vista/7/10
- Windows server 2003/2008

#### Hardware

PC-compatible system with a Pentium or faster processor

#### Memory

24 MB

### **Development Environment**

Microsoft Visual Studio (Visual C++) 6 or higher

#### **Linux SDK and Driver**

- Up to Linux Kernel 4.6
- 32- and 64-bit kernel support
- Code examples
- Test application program
- Complete documentation

The Linux SDK for bc637PCle cards includes PCle kernel mode device drivers for both 32-bit and 64-bit kernels, an interface library accessing all bc637PCle features, and example programs with the source code.

The target programming environment is the GNU compiler collection (GCC) and the C/C++ programming languages.

Also included is Microsemi's bc63xPClcfg application program, which ensures proper operation of the PCle card in the host computer. The example program includes sample code, exercising the interface library, and conversion examples of the ASCII format data objects passed to and from the device into a binary format suitable for operation and conversion. The example program is developed using discrete functions for each operation, allowing the developer to copy any useful code and use it in their own applications.

#### **Minimum System Requirements**

#### **Operating System**

Linux Kernels 2.4, 2.6

#### Hardware

x86 processor

#### Memory

32 MB

#### **Development Environment**

GNU GCC recommended

#### Solaris SDK and Driver

- Solaris kernel mode driver
- 64-bit Solaris 8-10
- Code examples
- Test application program
- Complete documentation

Microsemi's Solaris SDK includes bc63xPClcfg, an application program to ensure proper operation of the PCle card in the host computer. The example program includes sample code and conversion examples of the ASCII format data objects passed to and from the device into a binary format suitable for operation and conversion.

The target programming environment is the Solaris application development tool chain and the C/C++ programming languages.

The Solaris SDK includes the Solaris device driver source code. Applications access the features of the hardware through the standard 'ioctl' Solaris system function. The ioctl codes are defined for all the features of the card. The bc63xPClcfg program shows how to use most ioctl codes. Developers can copy any useful code from the bc63xPClcfg source code and use it in their own applications.

#### **Minimum System Requirements**

#### **Operating System**

Solaris versions 8, 9, and 10

#### Hardware

SPARC and x86 64

#### Memory

32 MB

#### **Development Environment**

Solaris compilers



#### GPS Synchronized, PCI Express Time and Frequency Processor

#### Windows and Linux SDK Function Reference

Note: For complete list of functions, see the manual.

#### Basic Time and Frequency Processor (TFP) Functions

 bcStartPCI/bcStopPCI Opens/closes underlying device

Starts/stops the interrupt thread to bcStartInt/bcStopInt

signal interrupts.

 bcSetInt/bcRegInt Enables/returns enabled interrupt.

 bcShowInt Interrupt service routine.

bcReadRea/ Returns/sets requested register contents.

bcWriteReg.

bcReadDPRea/ Returns/sets requested dual port

**bcWriteDPRea** RAM register contents.

bcCommand Sends SW reset command to

board.

 bcReadBinTime/ Reads/sets TFP major time in

bcSetBinTime binary format.

 bcReadDecTime/ Reads/sets TFP major time in BCD

bcSetDecTime

 bcReqTimeFormat Returns selected time format.

bcSetTimeFormat Sets the major time format to

binary or grouped decimal.

bcReqYear/bcSetYear Returns/sets year value.

Included for backward bcSetYearAutoIncFlag compatibility to the

bc635/637PCI-U card.

Enables or disables local time bcSetLocalOffsetFlag

offset in conjunction with

bcSetLocOff.

 bcSetLocOff Sets board to report time at an

offset relative to UTC.

 bcSetLeapEvent Inserts or deletes leap second data

(in non-GPS modes).

bcSetMode Sets TFP operating mode.

bcSetTcIn Sets time code format for time

code decoding mode.

 bcSetTcInEx Sets time code and subtype for time code decoding mode.

bcSetTcInMod Sets time code modulation for time

code decoding mode. Returns selected time data from

 bcReqTimeData the board.

• bcReqTimeCodeData Returns selected time code data

from the board.

bcReqTimeCodeDataEx

Returns selected time code and subtype data from the board.

 bcRegOtherData Returns selected data from the

board.

 bcReqVerData Returns firmware version data from the board.

 bcReqSerialNumber Returns board serial number.

bcRegHardwareFab Returns hardware fab part number.

bcRegAssembly Returns assembly part number.

bcReqTimeFormat Returns selected time format.

bcReaRevisionID Returns board revision.

#### **Event Functions**

bcReqModel

Latches and returns TFP time bcReadEventTime caused by an external event

bcReadEventTimeEx Latches and returns TFP time

caused by an external event with 100 ns resolution.

Returns TFP model identification.

 bcSetHbt Sets a user programmable

periodic output.

bcSetPropDelay Sets propagation delay

compensation.

 bcSetStrobeTime Sets strobe function time.

bcSetDDSFrequency Sets DDS output frequency.

bcSetPeriodicDDSSelect Selects periodic or DDS output.

**bcSetPeriodicDDSEnable** Enables or disables periodic or

DDS output.

bcSetDDSDivider Sets DDS divider value.

**bcSetDDSDividerSource** Sets DDS divider source.

bcSetDDSSyncMode Sets DDS synchronization

mode.

 bcSetDDSMultiplier Sets DDS multiplier value.

**bcSetDDSPeriodValue** Sets DDS period value.

bcSetDDSTuningWord Sets DDS turning word value.

#### **Oscillator Functions**

 bcSetClkSrc Enables or disables on-board oscillator.

bcSetDac Sets oscillator DAC value.

bcSetGain Modifies on-board oscillator frequency control algorithm.

Returns TFP oscillator data. bcReqOscData

#### **Generator Mode Functions**

 bcSetGenCode Sets time code generator format.

bcSetGenCodeEx Sets time code and subtype

generator format.

 bcSetGenOff Sets an offset to the on-board

timecode generation function.



#### GPS Synchronized, PCI Express Time and Frequency Processor

#### **GPS Mode Functions**

• bcGPSReq/bcGPSSnd Returns/sends a GPS receiver

data packet.

bcGPSMan
 Manually send and retrieve GPS

receiver data packets.

• bcSetGPSOperMode Sets the GPS receiver to function

in static or dynamic mode.

• bcSetGPSTmFmt Sets TFP to use GPS or UTC time

base.

#### Real-Time Clock (RTC) Functions

• bcSyncRtc Synchronizes RTC to current TFP

time.

• bcDisRtcBatt Sets RTC circuit and battery to

disconnect after power is turned

Off.

#### Solaris SDK Function Reference

The Solaris SDK uses custom ioctl commands to facilitate easy communication and control of the bc637PCle card. The commands cover basic operational functions, event management, oscillator controls, and mode related functions.

The following list is an overview of the Solaris SDK's ioctl functions.

- Interrupt management
- Read/write dual port RAM. Send command to timing engine for processing.
- · Read and write time
- · Timing mode and time format
- · Read and write the card control register
- Input time code format and modulation selection
- Set local time
- Leap seconds control

- Read various version information and miscellaneous data
- Reset the board
- · Clock source and JamSync management
- DAC control
- On-board oscillator frequency control
- Advance or retard the internal clock
- · Read event time latched by external event
- Read event time latched by software event
- Event source/sense control
- Set propagation delay
- Periodic output and output frequency control
- Strobe control
- DDS frequency output control
- Set output time code format
- Set offset for output time code generation
- GPS control
- Sync real-time clock
- · Disconnect between RTC and battery after power-off

## Backward Compatibility Provides Seamless Migration Paths

The PCI-based bc637 cards have long product lifecycles since the first introduction of PCI timing cards in the mid 1990s. To preserve the customer's time and money investments in integrating bc637PCI cards into their systems, Microsemi has maintained the bc637PCI cards' existing features and software interface while adding new features and keeping their bus signaling and form factors up to date. This commitment to backward compatibility and current bus architectures assures the bc637PCI cards integrate smoothly into any workstation currently available in the market with little to no impact on customer application software.

#### **PCI Card Developments**



#### bc637PCI

- Mid-1990s
- First PCI timing card introduced

#### bc637PCI-U

- 2003
- 3.3 V and 5.0 V universal signaling backward compatibility retained



#### bc637PCI-V2

- 2008
- Electronics updated backward compatibility retained



#### bc637PCle

- 2009
- PCle supported backward compatibility retained



### GPS Synchronized, PCI Express Time and Frequency Processor

# Optional Accessories Speed, Test, and Simplify Integration

Breakout cables with BNC connectors simplify access to the in and out timing signals of the PCle card. These labeled cables mitigate the need to create special cables during project development and ensure that the correct timing signals are being accessed.

For more integrated rack mount systems that require easy access to timing signals, the 1U patch panel and high-frequency signal breakout exposes all available signals. The panel provides an organized and professional appearance to the external timing I/O of the PCle card functions. The 1U panel fits with standard or half rack size chassis. The high-frequency breakout adapter exposes the high-frequency signal as well as the external DC DAC control signal and ground.

#### Input/Output Signals D to BNC Connector Breakout Cables



| Timing Input/Output Breakout<br>Cable and Patch Panel BNC Map | "D" to 5-BNC<br>(BC11576-1000) | "D" to 5-BNC<br>BC11576-9860115 | "D" to 6-BNC | Patch/Breakout |
|---------------------------------------------------------------|--------------------------------|---------------------------------|--------------|----------------|
| Outputs                                                       |                                |                                 |              |                |
| Time code (AM)                                                | •                              | •                               | •            | •              |
| Time code (DCLS)                                              |                                |                                 | •            | •              |
| 1, 5, or 10MPPS                                               |                                |                                 |              | •              |
| Periodic/DDS                                                  |                                |                                 |              | •              |
| Strobe                                                        |                                |                                 |              | •              |
| 1PPS                                                          | •                              | •                               | •            | •              |
| Oscillator control voltage                                    |                                |                                 |              | •              |
| Inputs                                                        |                                |                                 |              |                |
| Time code (AM)                                                | •                              | •                               | •            | •              |
| Time code (DCLS); event2                                      |                                |                                 |              | •              |
| External event1                                               | •                              | •                               | •            | •              |
| External 1PPS; event3                                         |                                | •                               | •            | •              |
| External 10 MHz                                               |                                |                                 |              | •              |



1U Patch Panel of Input/Output and High Frequency Signals for Standard Rack Mount Size Chassis





## GPS Synchronized, PCI Express Time and Frequency Processor

## **Specifications**

Jitter

• Frequency range

• Output amplitude

• Compare range

• Time compare (strobe)

| Electrical                                                                           |                                                                                      |                                                    |                                                                              |  |
|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------|--|
| GPS receiver/antenna                                                                 |                                                                                      | • Output amplitude                                 | EVHOMOS > 0 V bigb                                                           |  |
| <ul> <li>12 channel parallel receiver<br/>GPS time traceable to UTC(USNO)</li> </ul> |                                                                                      | Output amplitude                                   | 5 V HCMOS, >2 V high,<br><0.8 V low into 50 Ω, 1 μs<br>pulse                 |  |
| Accuracy                                                                             | 170 ns RMS, 1 µs peak to peak to UTC (USNO), at stable temperature and ≥4 satellites | • 1PPS output                                      | 5 V HCMOS, >2 V high, <0.8 V low into 50 $\Omega$ , 60 $\mu$ s pulse         |  |
| Maximum Belden 9104                                                                  | tracked. 150' (45 m). For longer cable runs                                          | • 1PPS input, event3                               | 5 V HCMOS, >2 V high,<br><0.8 V low                                          |  |
| cable length                                                                         | see Options.                                                                         | <ul> <li>External event input</li> </ul>           | 5 V HCMOS, >2 V high,                                                        |  |
| Real-time C=clock                                                                    |                                                                                      |                                                    | <0.8 V low, zero latency                                                     |  |
| <ul> <li>Bus request resolution</li> </ul>                                           | 100 ns                                                                               | <ul> <li>External 10 MHz oscillator</li> </ul>     | Digital 40% to 60% or sine wave, 0.5 V <sub>pp</sub> to 8 V <sub>pp</sub> ,  |  |
| <ul><li>Latency</li></ul>                                                            | Zero                                                                                 |                                                    | $>$ 10k $\Omega$                                                             |  |
| <ul> <li>Major time format</li> </ul>                                                | Binary or BCD                                                                        | Oscillator control voltage                         | Jumper selectable                                                            |  |
| <ul> <li>Minor time format</li> </ul>                                                | Binary                                                                               |                                                    | 0 VDC-5 VDC or                                                               |  |
| <ul> <li>Synchronization sources</li> </ul>                                          | GPS, time code, 1PPS                                                                 |                                                    | 0 VDC-10 VDC                                                                 |  |
| • Time code translator (inputs)                                                      |                                                                                      | On-board disciplined oscillator                    | 40.144                                                                       |  |
| <ul> <li>Time code formats</li> </ul>                                                | IRIG A, B, G, E, IEEE                                                                | • Frequency                                        | 10 MHz                                                                       |  |
|                                                                                      | 1344, NASA 36, XR3, 2137                                                             | • 1, 5, or 10 MHz output                           | 5 V HCMOS, >2 V high,<br><0.8 V low into 50 Ω                                |  |
| <ul> <li>Time accuracy</li> </ul>                                                    | <5 µS (AM carrier frequencies 1 kHz or greater)                                      | <ul> <li>Stability</li> </ul>                      | 10.0 V 10VV 11110 00 12                                                      |  |
|                                                                                      | <1 µS (DCLS)                                                                         | Standard TCXO:                                     | 5.0×10 <sup>-8</sup> short term tracking                                     |  |
| AM ratio range                                                                       | 2:1 to 4:1                                                                           | s Standard 10/10.                                  | 5.0×10 <sup>-7</sup> /day long term                                          |  |
| AM input amplitude                                                                   | 1 V <sub>pp</sub> to 8 V <sub>pp</sub>                                               |                                                    | flywheeling                                                                  |  |
| AM input impedance                                                                   | >5 kΩ                                                                                | <ul><li>Optional OCXO:</li></ul>                   | 2.0×10 <sup>-9</sup> short term tracking 5.0×10 <sup>-8</sup> /day long term |  |
| <ul> <li>DCLS input, event2</li> </ul>                                               | 5 V HCMOS >2 V high,                                                                 |                                                    | flywheeling                                                                  |  |
|                                                                                      | <0.8 V low                                                                           | Real-time clock (RTC)                              | Battery-backed time and year                                                 |  |
| • Time code generator (outputs)                                                      |                                                                                      | ,                                                  | information                                                                  |  |
| Time code format                                                                     | IRIG A, B, G, E, IEEE 1344,<br>NASA 36, XR3, 2137                                    | PCle specification                                 | Single-lane PCIe interface, r1.0a compatible                                 |  |
| <ul> <li>AM ratio</li> </ul>                                                         | 3:1 ±10%                                                                             | • Size                                             | Standard height low-profile                                                  |  |
| <ul> <li>AM amplitude</li> </ul>                                                     | $3.5 \pm 0.5 V_{pp}$ into $50 \Omega$                                                |                                                    | PCle                                                                         |  |
| DCLS amplitude                                                                       | 5 V HCMOS, >2 V high, <0.8 V low into 50 $\Omega$                                    | • Power                                            | 3.3 V at 400 mA<br>12 V at 300 mA (TCXO),<br>400 mA (OCXO)                   |  |
| • Timing functions (outputs are r                                                    | ising edge on time)                                                                  | <ul> <li>Connector</li> </ul>                      | 400 Mir ((00/0)                                                              |  |
| <ul> <li>DDS rate synthesizer</li> </ul>                                             |                                                                                      | GPS Antenna                                        | SMB socket                                                                   |  |
| <ul> <li>Frequency range</li> </ul>                                                  | 0.0000001PPS to 100MPPS                                                              | <ul><li>GPS Afflerina</li><li>Timing I/O</li></ul> | 15-pin 'DS' software                                                         |  |
| Output amplitude                                                                     | 5 V HCMOS, >2 V high, <0.8 V low into 50 $\Omega$ , square                           | Environmental                                      | 19-hiii Do soitwate                                                          |  |
|                                                                                      | wave                                                                                 | <ul> <li>Operating temperature</li> </ul>          | Module: 0 °C to 70 °C                                                        |  |
| • littor                                                                             | -2 n C n n                                                                           |                                                    |                                                                              |  |

|                     | GPS antenna: -40 °C to 70 °C                         |
|---------------------|------------------------------------------------------|
| Storage temperature | Module: -30 °C to 85 °C GPS antenna: -55 °C to 85 °C |
| Operating humidity  | Module: 5% to 95% (non-<br>condensing)               |
|                     | GPS antenna: 100% (condensing)                       |

Up to 18,000 m MSL

1 µs through days • Operating altitude

<2 nS p-p

wave

<1 Hz to 250 kHz

5 V HCMOS, >2 V high, <0.8 V low into 50  $\Omega$ , square

• Legacy pulse rate synthesizer (Heartbeat, aka Periodic)



#### GPS Synchronized, PCI Express Time and Frequency Processor

- Certifications
  - FCC

Part 15, Subpart B. Emissions EN 55022

FN 55024

- Immunity
- RoHS compliance
  - EU RoHS 5/6
    - China RoHS

Complete specifications can be found in the manual located at <a href="https://www.microsemi.com">www.microsemi.com</a>.

#### **Pin Description**

| Pin | Direction | Signal                     |
|-----|-----------|----------------------------|
| 1   | Input     | External 10 MHz            |
| 2   |           | Ground                     |
| 3   | Output    | Strobe                     |
| 4   | Output    | 1PPS                       |
| 5   | Output    | Time code (AM)             |
| 6   | Input     | External event1            |
| 7   | Input     | Time code (AM)             |
| 8   |           | Ground                     |
| 9   | Output    | Oscillator control voltage |
| 10  | Input     | Time code (DCLS); event2   |
| 11  | Output    | Time code (DCLS)           |
| 12  |           | Ground                     |
| 13  | Output    | 1, 5, or 10MPPS            |
| 14  | Input     | External 1PPS; event3      |
| 15  | Output    | Heartbeat/DDS              |



**Pin Diagram** 

#### bc637PCle Low-Profile and Standard Cover Panels



#### **Software**

The bc637PCle software CD includes the SDKs and drivers for the 32/64-bit versions of Windows and Linux, and 64-bit Solaris. Included are test application programs with source code so that you can review the bc637PCle card status and adjust board configuration and output parameters. Each SDK includes an extensive list of function calls to quickly and easily integrate the bc637PCle card into your target environment. For Windows, an additional clock utility program, TrayTime, is provided that can be used to automatically update the host computer's clock.

The bc637PCle firmware is easily field-upgradeable.

#### **Control Panel Interface**



#### **Product Includes**

This product also includes a bc637PCle time and frequency processor board, standard height and low-profile cover plates, one-year warranty, a PCle user guide CD, and a Windows, Linux, and Solaris SDK/driver software CD.

#### **Ordering Information**

bc637PCle PCle time and frequency processor, GPS synchronized.

bc637PCle-OCXO PCle time and frequency processor, GPS synchronized, with oven controlled crystal oscillator for extended holdover connector accessories that can be ordered:

- D connector to x5-BNCs adapter (provides TC in, TC out, 1PPS out, event in, periodic out) BC11576-1000
- D connector to x5-BNCs adapter with 1PPS in (provides TC in, TC out, 1PPS in, 1PPS out, event in) BC11576-9860115
- D connector to x6-BNCs adapter (provides TC in, TC out, 1PPS in, 1PPS out, event in, DCLS out) PCI-BNC-CCS
- GPS Inline Lightning Arrestor with 25 ft. (7.5 m) 150-709
- GPS Inline Lightning Arrestor with 50 ft. (15 m) 150-710
- GPS L1 Inline Antenna Amplifier 150-200
- GPS Down/Up Converter with different cable lengths 142-6150

Contact Microsemi for pricing and availability.



Microsemi Corporate Headquarters

One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Fax: +1 (949) 215-4996 Email: sales.support@microsemi.com www.microsemi.com

Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, California and has approximately 4,800 employees globally. Learn more at www.microsemi.com.